A 5Gbit/s CMOS clock and data recovery circuit
This paper presents a half-rate 5Gb/s clock and data recovery circuit. Retiming of data is done by the linear PD that provides practically no systematic offset for the frequency band of interest The circuit was designed in a 0.18-mu m CMOS process and occupies an active area of 0.2 x 0.32 mm(2). The...
| Main Authors: | , , , , |
|---|---|
| Format: | Article |
| Published: |
2005
|
| Subjects: | |
| Online Access: | http://shdl.mmu.edu.my/2407/ |