Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit

The proposed 4 bit subtractor circuit is designed by using bit slice method of complementary pass transistor logic (CPL), which is suitable for applications like fast shifting; multiplier/adder in the loop cycle of DSP data processing device. The circuit can perform real time computational tasks at...

Full description

Bibliographic Details
Main Authors: Senthilpari, C., Diwakar, K., Prabhu, C.M.R., Singh, Ajay Kumar
Format: Conference or Workshop Item
Published: 2006
Subjects:
Online Access:http://shdl.mmu.edu.my/2055/
_version_ 1848789951999639552
author Senthilpari, C.
Diwakar, K.
Prabhu, C.M.R.
Singh, Ajay Kumar
author_facet Senthilpari, C.
Diwakar, K.
Prabhu, C.M.R.
Singh, Ajay Kumar
author_sort Senthilpari, C.
building MMU Institutional Repository
collection Online Access
description The proposed 4 bit subtractor circuit is designed by using bit slice method of complementary pass transistor logic (CPL), which is suitable for applications like fast shifting; multiplier/adder in the loop cycle of DSP data processing device. The circuit can perform real time computational tasks at high speed. The designed circuit is performing efficiently in filtering signal at 100-520MHz sampling rate in real time. We have analyzed the proposed circuit for submicron regime, whose layout is designed by using microwind III VLSI CAD tools, in terms of propagation delay, power consumption, power dissipation and area. In 50nm analysis, the proposed circuit is found to dissipate less power (similar to 0.46 mu W) and possess less overall area of order of 423 mu m(2). The propagation delay is 9.5206x10(-12) sec. In DSP architecture, time and area are the critical components which are responsible for the efficient execution of arithmetic and logical operation. Our proposed circuit is enhancing, complete set of instruction cycle, passing at speed of 9.0 GHz, which is higher than reported results.
first_indexed 2025-11-14T18:04:53Z
format Conference or Workshop Item
id mmu-2055
institution Multimedia University
institution_category Local University
last_indexed 2025-11-14T18:04:53Z
publishDate 2006
recordtype eprints
repository_type Digital Repository
spelling mmu-20552011-08-10T06:36:56Z http://shdl.mmu.edu.my/2055/ Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit Senthilpari, C. Diwakar, K. Prabhu, C.M.R. Singh, Ajay Kumar TA Engineering (General). Civil engineering (General) The proposed 4 bit subtractor circuit is designed by using bit slice method of complementary pass transistor logic (CPL), which is suitable for applications like fast shifting; multiplier/adder in the loop cycle of DSP data processing device. The circuit can perform real time computational tasks at high speed. The designed circuit is performing efficiently in filtering signal at 100-520MHz sampling rate in real time. We have analyzed the proposed circuit for submicron regime, whose layout is designed by using microwind III VLSI CAD tools, in terms of propagation delay, power consumption, power dissipation and area. In 50nm analysis, the proposed circuit is found to dissipate less power (similar to 0.46 mu W) and possess less overall area of order of 423 mu m(2). The propagation delay is 9.5206x10(-12) sec. In DSP architecture, time and area are the critical components which are responsible for the efficient execution of arithmetic and logical operation. Our proposed circuit is enhancing, complete set of instruction cycle, passing at speed of 9.0 GHz, which is higher than reported results. 2006 Conference or Workshop Item NonPeerReviewed Senthilpari, C. and Diwakar, K. and Prabhu, C.M.R. and Singh, Ajay Kumar (2006) Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit. In: Conference. http://dx.doi.org/10.1109/SMELEC.2006.380751 doi:10.1109/SMELEC.2006.380751 doi:10.1109/SMELEC.2006.380751
spellingShingle TA Engineering (General). Civil engineering (General)
Senthilpari, C.
Diwakar, K.
Prabhu, C.M.R.
Singh, Ajay Kumar
Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit
title Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit
title_full Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit
title_fullStr Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit
title_full_unstemmed Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit
title_short Power Deduction in Digital Signal Processing Circuit using Inventive CPL Subtractor Circuit
title_sort power deduction in digital signal processing circuit using inventive cpl subtractor circuit
topic TA Engineering (General). Civil engineering (General)
url http://shdl.mmu.edu.my/2055/
http://shdl.mmu.edu.my/2055/
http://shdl.mmu.edu.my/2055/