High-Performance CMOS Clock And Data Recovery Circuit
In this dissertation, the design of a 5Gb/s CDR circuit in Taiwan Semiconductor Manufacturing Corporation (TSMC) 0.18 -1.8V standard CMOS process based on a linear half-rate linear architecture is presented. Half-rate architecture allows a voltage controlled oscillator (VCO) to run at one-half of it...
| Main Author: | |
|---|---|
| Format: | Thesis |
| Published: |
2006
|
| Subjects: | |
| Online Access: | http://shdl.mmu.edu.my/1094/ |