Time and frequency characterization of the high speed I/O data bus

High speed data transfer between the CPU and peripherals on the PC motherboard is needed to support data traffic in future generation applications such as multimedia, games and broadband networks. The High Speed I/O data bus is developed to meet these applications. At high speed with multi Gbits/sec...

Full description

Bibliographic Details
Main Author: Huang, Jimmy Huat Since
Format: Thesis
Language:English
Published: 2007
Subjects:
Online Access:http://eprints.utm.my/5965/
http://eprints.utm.my/5965/1/JimmyHuangHuatSinceMFKE2007.pdf
_version_ 1848891163755413504
author Huang, Jimmy Huat Since
author_facet Huang, Jimmy Huat Since
author_sort Huang, Jimmy Huat Since
building UTeM Institutional Repository
collection Online Access
description High speed data transfer between the CPU and peripherals on the PC motherboard is needed to support data traffic in future generation applications such as multimedia, games and broadband networks. The High Speed I/O data bus is developed to meet these applications. At high speed with multi Gbits/sec, impedance mismatch between the CPU and peripherals becomes critical and limits the possible maximum throughput. This effect can be modeled as a convolution process where the I/O bus behaves as a linear time invariant system that is defined by a channel impulse and frequency response. Since there are variations in the characteristic of the motherboards due to the fabrication and assembly process, it is desired to estimate the impulse response and frequency response of the High Speed I/O bus. This information can be used to gage the capability of the motherboard and use it as feedback to the relevant fabrication and assembly processes. By using simulation on MATLAB and EDA tools, two candidate methods will be evaluated: Impulse response and correlation method using simulated channel characteristics. Robustness of both methods will be evaluated in the presence of noise and cross talk. Further evaluation will be performed on data collected from actual production test of the I/O Bus. This is to evaluate the capability of the evaluated methods under actual manufacturing environment.
first_indexed 2025-11-15T20:53:36Z
format Thesis
id utm-5965
institution Universiti Teknologi Malaysia
institution_category Local University
language English
last_indexed 2025-11-15T20:53:36Z
publishDate 2007
recordtype eprints
repository_type Digital Repository
spelling utm-59652018-08-26T04:43:03Z http://eprints.utm.my/5965/ Time and frequency characterization of the high speed I/O data bus Huang, Jimmy Huat Since TK Electrical engineering. Electronics Nuclear engineering High speed data transfer between the CPU and peripherals on the PC motherboard is needed to support data traffic in future generation applications such as multimedia, games and broadband networks. The High Speed I/O data bus is developed to meet these applications. At high speed with multi Gbits/sec, impedance mismatch between the CPU and peripherals becomes critical and limits the possible maximum throughput. This effect can be modeled as a convolution process where the I/O bus behaves as a linear time invariant system that is defined by a channel impulse and frequency response. Since there are variations in the characteristic of the motherboards due to the fabrication and assembly process, it is desired to estimate the impulse response and frequency response of the High Speed I/O bus. This information can be used to gage the capability of the motherboard and use it as feedback to the relevant fabrication and assembly processes. By using simulation on MATLAB and EDA tools, two candidate methods will be evaluated: Impulse response and correlation method using simulated channel characteristics. Robustness of both methods will be evaluated in the presence of noise and cross talk. Further evaluation will be performed on data collected from actual production test of the I/O Bus. This is to evaluate the capability of the evaluated methods under actual manufacturing environment. 2007-05-03 Thesis NonPeerReviewed application/pdf en http://eprints.utm.my/5965/1/JimmyHuangHuatSinceMFKE2007.pdf Huang, Jimmy Huat Since (2007) Time and frequency characterization of the high speed I/O data bus. Masters thesis, Universiti Teknologi Malaysia, Faculty of Electrical Engineering. http://dms.library.utm.my:8080/vital/access/manager/Repository/vital:62177
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Huang, Jimmy Huat Since
Time and frequency characterization of the high speed I/O data bus
title Time and frequency characterization of the high speed I/O data bus
title_full Time and frequency characterization of the high speed I/O data bus
title_fullStr Time and frequency characterization of the high speed I/O data bus
title_full_unstemmed Time and frequency characterization of the high speed I/O data bus
title_short Time and frequency characterization of the high speed I/O data bus
title_sort time and frequency characterization of the high speed i/o data bus
topic TK Electrical engineering. Electronics Nuclear engineering
url http://eprints.utm.my/5965/
http://eprints.utm.my/5965/
http://eprints.utm.my/5965/1/JimmyHuangHuatSinceMFKE2007.pdf