FPGA Implementation of RSA Public-Key Cryptographic Coprocessor

The hardware implementation of the RSA algorithm for public-key cryptography is presented. The algorithm is dependent on the computation of modular exponentials. Critical to this computation is a fast implementation of modular multiplications. A high-performance systolic array architecture for modul...

Full description

Bibliographic Details
Main Authors: Hani, Mohamed Khalil, Shaikh-Husin, Nasir, Tan, Siang Lin
Format: Article
Language:English
Published: 2000
Subjects:
Online Access:http://eprints.utm.my/1989/
http://eprints.utm.my/1989/1/ShaikhHusin2000_FGPAImplementationOf_RSAPublic.pdf
Description
Summary:The hardware implementation of the RSA algorithm for public-key cryptography is presented. The algorithm is dependent on the computation of modular exponentials. Critical to this computation is a fast implementation of modular multiplications. A high-performance systolic array architecture for modular multiplication based on the algorithm of Montgomery (1985) is proposed. The design is targeted for implementation in reconfigurable logic, which can yield custom-hardware performance yet maintains all the flexibility of software-based systems. Reconfigurable computing allows the designer to respond, in the prototyping stage, to flaws discovered in implementation or to changes in standards or data formats. We report the issues involved in the preliminary design of the prototype to be fabricated in Altera FLEX10KE series FPGA mounted on a PCI card