Implementation of VLSI design flow for MIPS-based SOC

MIPS is a VLSI microprocessor based on RISC architecture which focuses on increasing the performance with the trade-off of its hardware and instruction complexity. VLSI design flow is the common design methodology used for integrated circuit design. The two phases in the VLSI design flow are front-e...

Full description

Bibliographic Details
Main Author: Lee, Zhao Min
Format: Final Year Project / Dissertation / Thesis
Published: 2022
Subjects:
Online Access:http://eprints.utar.edu.my/4905/
http://eprints.utar.edu.my/4905/1/fyp_EE_LZM_2022.pdf
_version_ 1848886274291662848
author Lee, Zhao Min
author_facet Lee, Zhao Min
author_sort Lee, Zhao Min
building UTAR Institutional Repository
collection Online Access
description MIPS is a VLSI microprocessor based on RISC architecture which focuses on increasing the performance with the trade-off of its hardware and instruction complexity. VLSI design flow is the common design methodology used for integrated circuit design. The two phases in the VLSI design flow are front-end design and back end design. The complete VLSI design flow is implemented to produce a MIPS-based SoC. EDA tools from Synopsys Inc are used in this project to carry out the processes including logic synthesis, floorplanning, placement, routing, physical verification, and others. The use of EDA tools could shorten the long VLSI design cycle with design automation. The MIPS design is optimised to reduce the design cost and improve the performance of the design. Synopsys Design Compiler is used for the front-end design while Synopsys IC compiler is used to complete the back-end design. The final layout produced from the IC compiler is able to pass the timing and physicals verifications.
first_indexed 2025-11-15T19:35:53Z
format Final Year Project / Dissertation / Thesis
id utar-4905
institution Universiti Tunku Abdul Rahman
institution_category Local University
last_indexed 2025-11-15T19:35:53Z
publishDate 2022
recordtype eprints
repository_type Digital Repository
spelling utar-49052022-12-29T12:18:11Z Implementation of VLSI design flow for MIPS-based SOC Lee, Zhao Min T Technology (General) TH Building construction TK Electrical engineering. Electronics Nuclear engineering MIPS is a VLSI microprocessor based on RISC architecture which focuses on increasing the performance with the trade-off of its hardware and instruction complexity. VLSI design flow is the common design methodology used for integrated circuit design. The two phases in the VLSI design flow are front-end design and back end design. The complete VLSI design flow is implemented to produce a MIPS-based SoC. EDA tools from Synopsys Inc are used in this project to carry out the processes including logic synthesis, floorplanning, placement, routing, physical verification, and others. The use of EDA tools could shorten the long VLSI design cycle with design automation. The MIPS design is optimised to reduce the design cost and improve the performance of the design. Synopsys Design Compiler is used for the front-end design while Synopsys IC compiler is used to complete the back-end design. The final layout produced from the IC compiler is able to pass the timing and physicals verifications. 2022-05 Final Year Project / Dissertation / Thesis NonPeerReviewed application/pdf http://eprints.utar.edu.my/4905/1/fyp_EE_LZM_2022.pdf Lee, Zhao Min (2022) Implementation of VLSI design flow for MIPS-based SOC. Final Year Project, UTAR. http://eprints.utar.edu.my/4905/
spellingShingle T Technology (General)
TH Building construction
TK Electrical engineering. Electronics Nuclear engineering
Lee, Zhao Min
Implementation of VLSI design flow for MIPS-based SOC
title Implementation of VLSI design flow for MIPS-based SOC
title_full Implementation of VLSI design flow for MIPS-based SOC
title_fullStr Implementation of VLSI design flow for MIPS-based SOC
title_full_unstemmed Implementation of VLSI design flow for MIPS-based SOC
title_short Implementation of VLSI design flow for MIPS-based SOC
title_sort implementation of vlsi design flow for mips-based soc
topic T Technology (General)
TH Building construction
TK Electrical engineering. Electronics Nuclear engineering
url http://eprints.utar.edu.my/4905/
http://eprints.utar.edu.my/4905/1/fyp_EE_LZM_2022.pdf