Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology
Through-silicon via (TSV) technology has been an emerging technology to 3D heterogeneous system integration through vertical interconnection. This promising technology enables smaller footprints, reduced signal delay, shorter interconnections, lower power consumption and higher integration densit...
| Main Author: | |
|---|---|
| Format: | Thesis |
| Language: | English |
| Published: |
2013
|
| Subjects: | |
| Online Access: | http://eprints.usm.my/61078/ http://eprints.usm.my/61078/1/24%20Pages%20from%20Pages%20from%2000001780128.pdf |
| _version_ | 1848884613564334080 |
|---|---|
| author | Ong, Ern Seang |
| author_facet | Ong, Ern Seang |
| author_sort | Ong, Ern Seang |
| building | USM Institutional Repository |
| collection | Online Access |
| description | Through-silicon via (TSV) technology has been an emerging technology to
3D heterogeneous system integration through vertical interconnection. This
promising technology enables smaller footprints, reduced signal delay, shorter
interconnections, lower power consumption and higher integration density as
compared to the existing 2D planar system integration and 3D IC with wire bonds.
Despite all the benefits, there are still many challenges ahead for this technology to
be both technically and economically viable. Plastic encapsulation process is one of
the critical challenges in the continual shrinking of TSV diameter, wafer thickness
and microbump pitch. In this thesis, both experimental and numerical approaches are
used to study the plastic encapsulation process in 3D IC package with TSV. The
objectives of this research include establishing feasible methods to analyze flow front
advancement, pressure distribution, velocity profile and curing rate of epoxy molding
compound during encapsulation process. |
| first_indexed | 2025-11-15T19:09:29Z |
| format | Thesis |
| id | usm-61078 |
| institution | Universiti Sains Malaysia |
| institution_category | Local University |
| language | English |
| last_indexed | 2025-11-15T19:09:29Z |
| publishDate | 2013 |
| recordtype | eprints |
| repository_type | Digital Repository |
| spelling | usm-610782024-09-10T02:39:47Z http://eprints.usm.my/61078/ Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology Ong, Ern Seang TK1-9971 Electrical engineering. Electronics. Nuclear engineering Through-silicon via (TSV) technology has been an emerging technology to 3D heterogeneous system integration through vertical interconnection. This promising technology enables smaller footprints, reduced signal delay, shorter interconnections, lower power consumption and higher integration density as compared to the existing 2D planar system integration and 3D IC with wire bonds. Despite all the benefits, there are still many challenges ahead for this technology to be both technically and economically viable. Plastic encapsulation process is one of the critical challenges in the continual shrinking of TSV diameter, wafer thickness and microbump pitch. In this thesis, both experimental and numerical approaches are used to study the plastic encapsulation process in 3D IC package with TSV. The objectives of this research include establishing feasible methods to analyze flow front advancement, pressure distribution, velocity profile and curing rate of epoxy molding compound during encapsulation process. 2013-02 Thesis NonPeerReviewed application/pdf en http://eprints.usm.my/61078/1/24%20Pages%20from%20Pages%20from%2000001780128.pdf Ong, Ern Seang (2013) Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology. Masters thesis, Perpustakaan Hamzah Sendut. |
| spellingShingle | TK1-9971 Electrical engineering. Electronics. Nuclear engineering Ong, Ern Seang Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology |
| title | Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology |
| title_full | Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology |
| title_fullStr | Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology |
| title_full_unstemmed | Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology |
| title_short | Analysis Of Plastic Encapsulation Process In 3D IC Package With Through-Silicon Via (Tsv) Technology |
| title_sort | analysis of plastic encapsulation process in 3d ic package with through-silicon via (tsv) technology |
| topic | TK1-9971 Electrical engineering. Electronics. Nuclear engineering |
| url | http://eprints.usm.my/61078/ http://eprints.usm.my/61078/1/24%20Pages%20from%20Pages%20from%2000001780128.pdf |