Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm

Cryptography has a long and fascinating history. Traditional Encryption Algorithms are implemented in software base because of the complexities involved in the operations. The hardware based of encryption chip become realizable with Field Programmable Gate Arrays (FPGAs). There are many resear...

Full description

Bibliographic Details
Main Author: Lim, Mui Liang
Format: Monograph
Language:English
Published: Universiti Sains Malaysia 2006
Subjects:
Online Access:http://eprints.usm.my/58726/
http://eprints.usm.my/58726/1/Implementation%20Of%20FPGA%20Based%20Encryption%20Chip%20Using%20VHD%20-%20Data%20Encryption%20Standard%20%28DES%29%20Algorithm_Lim%20Mui%20Liang.pdf
_version_ 1848883976548122624
author Lim, Mui Liang
author_facet Lim, Mui Liang
author_sort Lim, Mui Liang
building USM Institutional Repository
collection Online Access
description Cryptography has a long and fascinating history. Traditional Encryption Algorithms are implemented in software base because of the complexities involved in the operations. The hardware based of encryption chip become realizable with Field Programmable Gate Arrays (FPGAs). There are many researchers used Data Encryption Standard (DES) Algorithm to implement in FPGAs. The purpose of this project is to implement FPGA Base Encryption Chip using DES algorithm. Throughout the project, the suitability of the implementation DES algorithm in FPGA will be investigated. The first stage of this project is to understand the algorithm flow of the DES. In second stage, the system is described using Very High Speed Integrated Circuits hardware description language (VHDL). In third stage, compilation and simulation for source code verification purpose is done to yield the correct output by using Altera Quartus II 5.0 software. Result shows that DES algorithm can be implementing in Altera UP2 Board. The final product of this project is a FPGA DES Encryption Chip that is capable to encrypt or decrypt 64-bit blocks with 64-bit key. It has a simple architecture, high accuracy, high applicability and high speed. The maximum possible frequency can be used for the system is 29.33 MHz and the total of logic element used is only 708LE.
first_indexed 2025-11-15T18:59:22Z
format Monograph
id usm-58726
institution Universiti Sains Malaysia
institution_category Local University
language English
last_indexed 2025-11-15T18:59:22Z
publishDate 2006
publisher Universiti Sains Malaysia
recordtype eprints
repository_type Digital Repository
spelling usm-587262023-05-29T09:58:11Z http://eprints.usm.my/58726/ Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm Lim, Mui Liang T Technology TK Electrical Engineering. Electronics. Nuclear Engineering Cryptography has a long and fascinating history. Traditional Encryption Algorithms are implemented in software base because of the complexities involved in the operations. The hardware based of encryption chip become realizable with Field Programmable Gate Arrays (FPGAs). There are many researchers used Data Encryption Standard (DES) Algorithm to implement in FPGAs. The purpose of this project is to implement FPGA Base Encryption Chip using DES algorithm. Throughout the project, the suitability of the implementation DES algorithm in FPGA will be investigated. The first stage of this project is to understand the algorithm flow of the DES. In second stage, the system is described using Very High Speed Integrated Circuits hardware description language (VHDL). In third stage, compilation and simulation for source code verification purpose is done to yield the correct output by using Altera Quartus II 5.0 software. Result shows that DES algorithm can be implementing in Altera UP2 Board. The final product of this project is a FPGA DES Encryption Chip that is capable to encrypt or decrypt 64-bit blocks with 64-bit key. It has a simple architecture, high accuracy, high applicability and high speed. The maximum possible frequency can be used for the system is 29.33 MHz and the total of logic element used is only 708LE. Universiti Sains Malaysia 2006-05-01 Monograph NonPeerReviewed application/pdf en http://eprints.usm.my/58726/1/Implementation%20Of%20FPGA%20Based%20Encryption%20Chip%20Using%20VHD%20-%20Data%20Encryption%20Standard%20%28DES%29%20Algorithm_Lim%20Mui%20Liang.pdf Lim, Mui Liang (2006) Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm. Project Report. Universiti Sains Malaysia, Pusat Pengajian Kejuruteraan Elektrik dan Elektronik. (Submitted)
spellingShingle T Technology
TK Electrical Engineering. Electronics. Nuclear Engineering
Lim, Mui Liang
Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm
title Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm
title_full Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm
title_fullStr Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm
title_full_unstemmed Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm
title_short Implementation Of FPGA Based Encryption Chip Using VHD - Data Encryption Standard (DES) Algorithm
title_sort implementation of fpga based encryption chip using vhd - data encryption standard (des) algorithm
topic T Technology
TK Electrical Engineering. Electronics. Nuclear Engineering
url http://eprints.usm.my/58726/
http://eprints.usm.my/58726/1/Implementation%20Of%20FPGA%20Based%20Encryption%20Chip%20Using%20VHD%20-%20Data%20Encryption%20Standard%20%28DES%29%20Algorithm_Lim%20Mui%20Liang.pdf