Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache

As the semiconductor process technology continues to scale deeper into the nanometer region, the intrinsic parameter fluctuations will aggressively affect the performance and reliability of future microprocessors and System-on-Chip (SoC) applications. These system requires large SRAM arrays that occ...

Full description

Bibliographic Details
Main Authors: Ahmed, Rabah Abood, Samsudin, Khairulmizam, Rokhani, Fakhrul Zaman
Format: Conference or Workshop Item
Language:English
Published: IEEE 2009
Online Access:http://psasir.upm.edu.my/id/eprint/69411/
http://psasir.upm.edu.my/id/eprint/69411/1/Impact%20of%20intrinsic%20parameter%20fluctuation%20on%20the%20fault%20tolerance%20of%20L1%20data%20cache.pdf
_version_ 1848856400092987392
author Ahmed, Rabah Abood
Samsudin, Khairulmizam
Rokhani, Fakhrul Zaman
author_facet Ahmed, Rabah Abood
Samsudin, Khairulmizam
Rokhani, Fakhrul Zaman
author_sort Ahmed, Rabah Abood
building UPM Institutional Repository
collection Online Access
description As the semiconductor process technology continues to scale deeper into the nanometer region, the intrinsic parameter fluctuations will aggressively affect the performance and reliability of future microprocessors and System-on-Chip (SoC) applications. These system requires large SRAM arrays that occupy an increasing fraction of the chip real estate. To investigate the impact various source of intrinsic parameter fluctuation (IPF) from systems point of view, a framework to bridge architecture-level and device-level simulation will be utilized for data cache built from transistors with 25 nm, 18 nm and 13 nm technology node. This study found that the IPF will not have any significant impacts on data cache memory systems build with 25 nm while increasing the memory cell ratio, (ß) to two will overcome the IPF impacts for the 18 nm. However, the 13 nm technology data cache could not operate even with higher cell ratio. Common, cache memory fault detection and correction such as ECC and redundancy can only partially remove the transaction error caused by these fluctuation sources.
first_indexed 2025-11-15T11:41:03Z
format Conference or Workshop Item
id upm-69411
institution Universiti Putra Malaysia
institution_category Local University
language English
last_indexed 2025-11-15T11:41:03Z
publishDate 2009
publisher IEEE
recordtype eprints
repository_type Digital Repository
spelling upm-694112019-07-04T04:15:50Z http://psasir.upm.edu.my/id/eprint/69411/ Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache Ahmed, Rabah Abood Samsudin, Khairulmizam Rokhani, Fakhrul Zaman As the semiconductor process technology continues to scale deeper into the nanometer region, the intrinsic parameter fluctuations will aggressively affect the performance and reliability of future microprocessors and System-on-Chip (SoC) applications. These system requires large SRAM arrays that occupy an increasing fraction of the chip real estate. To investigate the impact various source of intrinsic parameter fluctuation (IPF) from systems point of view, a framework to bridge architecture-level and device-level simulation will be utilized for data cache built from transistors with 25 nm, 18 nm and 13 nm technology node. This study found that the IPF will not have any significant impacts on data cache memory systems build with 25 nm while increasing the memory cell ratio, (ß) to two will overcome the IPF impacts for the 18 nm. However, the 13 nm technology data cache could not operate even with higher cell ratio. Common, cache memory fault detection and correction such as ECC and redundancy can only partially remove the transaction error caused by these fluctuation sources. IEEE 2009 Conference or Workshop Item PeerReviewed text en http://psasir.upm.edu.my/id/eprint/69411/1/Impact%20of%20intrinsic%20parameter%20fluctuation%20on%20the%20fault%20tolerance%20of%20L1%20data%20cache.pdf Ahmed, Rabah Abood and Samsudin, Khairulmizam and Rokhani, Fakhrul Zaman (2009) Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache. In: 21th International Conference on Microelectronics (ICM 2009), 19-22 Dec. 2009, Marrakech, Morocco. (pp. 122-125). 10.1109/ICM.2009.5418676
spellingShingle Ahmed, Rabah Abood
Samsudin, Khairulmizam
Rokhani, Fakhrul Zaman
Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache
title Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache
title_full Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache
title_fullStr Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache
title_full_unstemmed Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache
title_short Impact of intrinsic parameter fluctuation on the fault tolerance of L1 data cache
title_sort impact of intrinsic parameter fluctuation on the fault tolerance of l1 data cache
url http://psasir.upm.edu.my/id/eprint/69411/
http://psasir.upm.edu.my/id/eprint/69411/
http://psasir.upm.edu.my/id/eprint/69411/1/Impact%20of%20intrinsic%20parameter%20fluctuation%20on%20the%20fault%20tolerance%20of%20L1%20data%20cache.pdf