Design of low voltage cmos tristate buffer

CMOS tristate buffer are widely used in electronic systems. As the increasing of its usage, it is also demanding that the buffer is operating in high speed. So the high speed CMOS tristate buffer is designed. High speed systems are easy to be implemented, but for a high speed with low voltage system...

Full description

Bibliographic Details
Main Author: Nurul Huda, Binti Zulkifli.
Format: Final Year Project Report / IMRAD
Language:English
English
Published: Universiti Malaysia Sarawak, UNIMAS 2010
Subjects:
Online Access:http://ir.unimas.my/id/eprint/4575/
http://ir.unimas.my/id/eprint/4575/1/Design%20of%20Low%20Voltage%20CMOS%20Tristate%20Buffer%20%2824pgs%29.pdf
http://ir.unimas.my/id/eprint/4575/8/Design%20of%20low%20voltage%20cmos%20tristate%20buffer%20%20%28fulltext%29.pdf
_version_ 1848835458423848960
author Nurul Huda, Binti Zulkifli.
author_facet Nurul Huda, Binti Zulkifli.
author_sort Nurul Huda, Binti Zulkifli.
building UNIMAS Institutional Repository
collection Online Access
description CMOS tristate buffer are widely used in electronic systems. As the increasing of its usage, it is also demanding that the buffer is operating in high speed. So the high speed CMOS tristate buffer is designed. High speed systems are easy to be implemented, but for a high speed with low voltage system are difficult to achieve. As the voltage used is low, the power consumption will be also low. The objective of this project is to design a low voltage tristate buffer that can drive a larger capacitive load. The problem is how to maintain the throughput while in most cases, lowering voltage of the system will lowering the system speed too. By applying transistor sizing to the high speed circuit, the supply voltage used in this circuit is lowered from the high speed design. The chosen optimum value used for supply voltage is 1.6 V while chosen value for capacitive load is 10 pF. As the value of the supply voltage is getting lower, it is shown at the same time that the Power Delay Product and Energy Delay Product also decreasing while maintained the high speed.
first_indexed 2025-11-15T06:08:11Z
format Final Year Project Report / IMRAD
id unimas-4575
institution Universiti Malaysia Sarawak
institution_category Local University
language English
English
last_indexed 2025-11-15T06:08:11Z
publishDate 2010
publisher Universiti Malaysia Sarawak, UNIMAS
recordtype eprints
repository_type Digital Repository
spelling unimas-45752024-01-05T03:10:01Z http://ir.unimas.my/id/eprint/4575/ Design of low voltage cmos tristate buffer Nurul Huda, Binti Zulkifli. TK Electrical engineering. Electronics Nuclear engineering CMOS tristate buffer are widely used in electronic systems. As the increasing of its usage, it is also demanding that the buffer is operating in high speed. So the high speed CMOS tristate buffer is designed. High speed systems are easy to be implemented, but for a high speed with low voltage system are difficult to achieve. As the voltage used is low, the power consumption will be also low. The objective of this project is to design a low voltage tristate buffer that can drive a larger capacitive load. The problem is how to maintain the throughput while in most cases, lowering voltage of the system will lowering the system speed too. By applying transistor sizing to the high speed circuit, the supply voltage used in this circuit is lowered from the high speed design. The chosen optimum value used for supply voltage is 1.6 V while chosen value for capacitive load is 10 pF. As the value of the supply voltage is getting lower, it is shown at the same time that the Power Delay Product and Energy Delay Product also decreasing while maintained the high speed. Universiti Malaysia Sarawak, UNIMAS 2010 Final Year Project Report / IMRAD NonPeerReviewed text en http://ir.unimas.my/id/eprint/4575/1/Design%20of%20Low%20Voltage%20CMOS%20Tristate%20Buffer%20%2824pgs%29.pdf text en http://ir.unimas.my/id/eprint/4575/8/Design%20of%20low%20voltage%20cmos%20tristate%20buffer%20%20%28fulltext%29.pdf Nurul Huda, Binti Zulkifli. (2010) Design of low voltage cmos tristate buffer. [Final Year Project Report / IMRAD] (Unpublished)
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Nurul Huda, Binti Zulkifli.
Design of low voltage cmos tristate buffer
title Design of low voltage cmos tristate buffer
title_full Design of low voltage cmos tristate buffer
title_fullStr Design of low voltage cmos tristate buffer
title_full_unstemmed Design of low voltage cmos tristate buffer
title_short Design of low voltage cmos tristate buffer
title_sort design of low voltage cmos tristate buffer
topic TK Electrical engineering. Electronics Nuclear engineering
url http://ir.unimas.my/id/eprint/4575/
http://ir.unimas.my/id/eprint/4575/1/Design%20of%20Low%20Voltage%20CMOS%20Tristate%20Buffer%20%2824pgs%29.pdf
http://ir.unimas.my/id/eprint/4575/8/Design%20of%20low%20voltage%20cmos%20tristate%20buffer%20%20%28fulltext%29.pdf