Single core hardware module to implement encryption in TECB mode

The growth of the Internet as a vehicle for secure communication has resulted in Data Encryption Standard (DES) no longer capable of providing high-level security for data protection. Triple Data Encryption Standard (3DES) is a symmetric block cipher with 192 bits key proposed to further enhance DES...

Full description

Bibliographic Details
Main Authors: Reaz, M. B. I., Ibrahimy, M. I., Mohd-Yasin, F., Wei, C. S., Kamada, M.
Format: Article
Published: SOC MICROELECTRONICS, ELECTRON COMPONENTS MATERIALS-MIDEM 2007
Subjects:
Online Access:http://shdl.mmu.edu.my/3014/
_version_ 1848790210206236672
author Reaz, M. B. I.
Ibrahimy, M. I.
Mohd-Yasin, F.
Wei, C. S.
Kamada, M.
author_facet Reaz, M. B. I.
Ibrahimy, M. I.
Mohd-Yasin, F.
Wei, C. S.
Kamada, M.
author_sort Reaz, M. B. I.
building MMU Institutional Repository
collection Online Access
description The growth of the Internet as a vehicle for secure communication has resulted in Data Encryption Standard (DES) no longer capable of providing high-level security for data protection. Triple Data Encryption Standard (3DES) is a symmetric block cipher with 192 bits key proposed to further enhance DES. Many applications crave for the speed of a hardware encryption implementation while trying to preserve the flexibility and low cost of a software implementation. This project used single core module to implement encryption in Triple DES Electronic Code Book (TECB) mode, which was modeled using hardware description language VHDL. The architecture was mapped in Altera EPF10K100EFC484-1 and EP20K200EFC672-1X for performance investigations and resulted in achieving encryption rate of 102.56 Mbps, area utilization of 2111 logic cells (25%) and a higher maximum operating frequency of 78.59 MHz by implementing on the larger FPGA device EP20K200EFC672-1X. It also suggested that 3DES hardware was 2.4 times faster than its software counterpart.
first_indexed 2025-11-14T18:08:59Z
format Article
id mmu-3014
institution Multimedia University
institution_category Local University
last_indexed 2025-11-14T18:08:59Z
publishDate 2007
publisher SOC MICROELECTRONICS, ELECTRON COMPONENTS MATERIALS-MIDEM
recordtype eprints
repository_type Digital Repository
spelling mmu-30142011-09-29T06:37:42Z http://shdl.mmu.edu.my/3014/ Single core hardware module to implement encryption in TECB mode Reaz, M. B. I. Ibrahimy, M. I. Mohd-Yasin, F. Wei, C. S. Kamada, M. T Technology (General) QA75.5-76.95 Electronic computers. Computer science The growth of the Internet as a vehicle for secure communication has resulted in Data Encryption Standard (DES) no longer capable of providing high-level security for data protection. Triple Data Encryption Standard (3DES) is a symmetric block cipher with 192 bits key proposed to further enhance DES. Many applications crave for the speed of a hardware encryption implementation while trying to preserve the flexibility and low cost of a software implementation. This project used single core module to implement encryption in Triple DES Electronic Code Book (TECB) mode, which was modeled using hardware description language VHDL. The architecture was mapped in Altera EPF10K100EFC484-1 and EP20K200EFC672-1X for performance investigations and resulted in achieving encryption rate of 102.56 Mbps, area utilization of 2111 logic cells (25%) and a higher maximum operating frequency of 78.59 MHz by implementing on the larger FPGA device EP20K200EFC672-1X. It also suggested that 3DES hardware was 2.4 times faster than its software counterpart. SOC MICROELECTRONICS, ELECTRON COMPONENTS MATERIALS-MIDEM 2007-09 Article NonPeerReviewed Reaz, M. B. I. and Ibrahimy, M. I. and Mohd-Yasin, F. and Wei, C. S. and Kamada, M. (2007) Single core hardware module to implement encryption in TECB mode. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 37 (3). pp. 165-171. http://apps.webofknowledge.com/full_record.do?product=WOS&search_mode=GeneralSearch&qid=1&SID=X26@kKb4Le@P6NaLkMb&page=104&doc=1039
spellingShingle T Technology (General)
QA75.5-76.95 Electronic computers. Computer science
Reaz, M. B. I.
Ibrahimy, M. I.
Mohd-Yasin, F.
Wei, C. S.
Kamada, M.
Single core hardware module to implement encryption in TECB mode
title Single core hardware module to implement encryption in TECB mode
title_full Single core hardware module to implement encryption in TECB mode
title_fullStr Single core hardware module to implement encryption in TECB mode
title_full_unstemmed Single core hardware module to implement encryption in TECB mode
title_short Single core hardware module to implement encryption in TECB mode
title_sort single core hardware module to implement encryption in tecb mode
topic T Technology (General)
QA75.5-76.95 Electronic computers. Computer science
url http://shdl.mmu.edu.my/3014/
http://shdl.mmu.edu.my/3014/