A Highly Linear CMOS Down Conversion Double Balanced Mixer

This paper presents a High Linearity CMOS down conversion Double Balanced Mixer for IEEE802.11/g Wireless LAN application with 2.4 GHz operating frequency. In this Gilbert type mixer design, various high linearity techniques have been incorporated such as current-reuse bleeding technique, common gat...

Full description

Bibliographic Details
Main Authors: Munusamy, Kumar, Yusoff, Zubaida
Format: Conference or Workshop Item
Published: 2006
Subjects:
Online Access:http://shdl.mmu.edu.my/2138/
_version_ 1848789973364375552
author Munusamy, Kumar
Yusoff, Zubaida
author_facet Munusamy, Kumar
Yusoff, Zubaida
author_sort Munusamy, Kumar
building MMU Institutional Repository
collection Online Access
description This paper presents a High Linearity CMOS down conversion Double Balanced Mixer for IEEE802.11/g Wireless LAN application with 2.4 GHz operating frequency. In this Gilbert type mixer design, various high linearity techniques have been incorporated such as current-reuse bleeding technique, common gate transconductance amplifier configuration and tuned loads techniques. All these techniques were combined into a single design and the comparison of this proposed mixer with the recent literature shows significant improvement in linearity parameters such as Intermodulation (IMR3), Third-Order Input Intercept Point (IIP3) and 1dB Compression Point without degrading other important parameters. The mixer structure is designed using TSMC 0.25um standard CMOS technology and is simulated using EldoRF simulator from Mentor Graphics environment. The mixer's simulated result shows the Input Intercept Point (IIP3) of 12.810dB, the Intermodulation IMR3 of 129.816dB and the 1dB Compression Point of 5.075dB. The mixer operates at 1.8V with 13.30mW power consumption. Meanwhile, the measured conversion gain and Noise figure of this double balanced mixer were 2.688dB and 13.678dB respectively.
first_indexed 2025-11-14T18:05:13Z
format Conference or Workshop Item
id mmu-2138
institution Multimedia University
institution_category Local University
last_indexed 2025-11-14T18:05:13Z
publishDate 2006
recordtype eprints
repository_type Digital Repository
spelling mmu-21382011-09-21T08:13:57Z http://shdl.mmu.edu.my/2138/ A Highly Linear CMOS Down Conversion Double Balanced Mixer Munusamy, Kumar Yusoff, Zubaida QC Physics This paper presents a High Linearity CMOS down conversion Double Balanced Mixer for IEEE802.11/g Wireless LAN application with 2.4 GHz operating frequency. In this Gilbert type mixer design, various high linearity techniques have been incorporated such as current-reuse bleeding technique, common gate transconductance amplifier configuration and tuned loads techniques. All these techniques were combined into a single design and the comparison of this proposed mixer with the recent literature shows significant improvement in linearity parameters such as Intermodulation (IMR3), Third-Order Input Intercept Point (IIP3) and 1dB Compression Point without degrading other important parameters. The mixer structure is designed using TSMC 0.25um standard CMOS technology and is simulated using EldoRF simulator from Mentor Graphics environment. The mixer's simulated result shows the Input Intercept Point (IIP3) of 12.810dB, the Intermodulation IMR3 of 129.816dB and the 1dB Compression Point of 5.075dB. The mixer operates at 1.8V with 13.30mW power consumption. Meanwhile, the measured conversion gain and Noise figure of this double balanced mixer were 2.688dB and 13.678dB respectively. 2006 Conference or Workshop Item NonPeerReviewed Munusamy, Kumar and Yusoff, Zubaida (2006) A Highly Linear CMOS Down Conversion Double Balanced Mixer. In: IEEE International Conference on Semiconductor Electronics. http://dx.doi.org/10.1109/SMELEC.2006.380786 doi:10.1109/SMELEC.2006.380786 doi:10.1109/SMELEC.2006.380786
spellingShingle QC Physics
Munusamy, Kumar
Yusoff, Zubaida
A Highly Linear CMOS Down Conversion Double Balanced Mixer
title A Highly Linear CMOS Down Conversion Double Balanced Mixer
title_full A Highly Linear CMOS Down Conversion Double Balanced Mixer
title_fullStr A Highly Linear CMOS Down Conversion Double Balanced Mixer
title_full_unstemmed A Highly Linear CMOS Down Conversion Double Balanced Mixer
title_short A Highly Linear CMOS Down Conversion Double Balanced Mixer
title_sort highly linear cmos down conversion double balanced mixer
topic QC Physics
url http://shdl.mmu.edu.my/2138/
http://shdl.mmu.edu.my/2138/
http://shdl.mmu.edu.my/2138/