Design consideration for successful delay fault testing in SOC

Delay Fault Testing using scan patterns has been increasingly popular in the DFT world. There’s a debate whether at-speed test with scan patterns can actually replace functional at-speed tests. This paper looks at some of the design considerations for making SoC more delay test friendly and re...

Full description

Bibliographic Details
Main Authors: Dass, Sreedharan Baskara, Hassan Abdalla Hashim, Aisha
Format: Proceeding Paper
Language:English
Published: ICECE Publications 2004
Subjects:
Online Access:http://irep.iium.edu.my/50147/
http://irep.iium.edu.my/50147/4/50147.pdf
_version_ 1848783584642465792
author Dass, Sreedharan Baskara
Hassan Abdalla Hashim, Aisha
author_facet Dass, Sreedharan Baskara
Hassan Abdalla Hashim, Aisha
author_sort Dass, Sreedharan Baskara
building IIUM Repository
collection Online Access
description Delay Fault Testing using scan patterns has been increasingly popular in the DFT world. There’s a debate whether at-speed test with scan patterns can actually replace functional at-speed tests. This paper looks at some of the design considerations for making SoC more delay test friendly and ready. The test chip was designed scan ready but with no delay fault testing constructs.
first_indexed 2025-11-14T16:23:41Z
format Proceeding Paper
id iium-50147
institution International Islamic University Malaysia
institution_category Local University
language English
last_indexed 2025-11-14T16:23:41Z
publishDate 2004
publisher ICECE Publications
recordtype eprints
repository_type Digital Repository
spelling iium-501472020-07-02T06:53:42Z http://irep.iium.edu.my/50147/ Design consideration for successful delay fault testing in SOC Dass, Sreedharan Baskara Hassan Abdalla Hashim, Aisha TK Electrical engineering. Electronics Nuclear engineering Delay Fault Testing using scan patterns has been increasingly popular in the DFT world. There’s a debate whether at-speed test with scan patterns can actually replace functional at-speed tests. This paper looks at some of the design considerations for making SoC more delay test friendly and ready. The test chip was designed scan ready but with no delay fault testing constructs. ICECE Publications 2004-12 Proceeding Paper PeerReviewed application/pdf en http://irep.iium.edu.my/50147/4/50147.pdf Dass, Sreedharan Baskara and Hassan Abdalla Hashim, Aisha (2004) Design consideration for successful delay fault testing in SOC. In: 3rd International Conference on Electrical & Computer Engineering ICECE 2004, 28th-30th December 2004, Dhaka, Bangladesh. http://www.buet.ac.bd/icece/pub2004/P015.pdf
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Dass, Sreedharan Baskara
Hassan Abdalla Hashim, Aisha
Design consideration for successful delay fault testing in SOC
title Design consideration for successful delay fault testing in SOC
title_full Design consideration for successful delay fault testing in SOC
title_fullStr Design consideration for successful delay fault testing in SOC
title_full_unstemmed Design consideration for successful delay fault testing in SOC
title_short Design consideration for successful delay fault testing in SOC
title_sort design consideration for successful delay fault testing in soc
topic TK Electrical engineering. Electronics Nuclear engineering
url http://irep.iium.edu.my/50147/
http://irep.iium.edu.my/50147/
http://irep.iium.edu.my/50147/4/50147.pdf